



ZYNQ-7000 SOM B'd (Rev.A)

# [3] ZYNQ Power & Decoupling

#### Main Supplies (INT, AUX, DDR, MIO)



#### **GND Connections**



#### **Unused Pins**



Bank Supplies (0, 34, 35)



| Title ZYNQ-7                                        | 000 SOM Bd.Prj | Pcb                                 | Rev *    |
|-----------------------------------------------------|----------------|-------------------------------------|----------|
| Doc 03_ZYNQ_P                                       | ower.SchDoc    |                                     |          |
| Sheet #3 of 9                                       | Author *       |                                     |          |
| Date 2024-05-17                                     | •              |                                     |          |
| This document is copyriging nor used for any numous |                | aled, produced, copied, in whole or | in part, |



ZYNQ-7000 SOM B'd (Rev.A)

# [5] ZYNQ Processing System (PS)

#### **ZYNQ PS (BANK 500 / 501)**



### **PS Clock (33.33 MHz)**



#### **Power on Reset**



# MIO Bank Voltage Mode Config



# **QSPI Flash Memory (128Mbit)**



### System Reset Switch



# **PS Status LED**



# PS MIO VREF Config PS CAN Term. Resistor





| Title ZYNQ-7000 SOM Bd.PrjPcb                        |          |                                    | Rev *      |
|------------------------------------------------------|----------|------------------------------------|------------|
| Doc 05_ZYNQ_PS                                       | S.SchDoc |                                    |            |
| Sheet # 5 of 9                                       | Author * |                                    |            |
| Date 2024-05-17                                      |          |                                    |            |
| This document is copyrig<br>nor used for any purpose |          | aled, produced, copied, in whole o | r in part, |

ZYNQ-7000 SOM B'd (Rev.A) [6] ZYNQ Programmable Logic (PL) PL Clock (50MHz) -(i)BANK35 PL CLK 50MHZ VDD PL PL GND S2D50.000000B20F30T(50MHz) BANK 34 IO L3P TO DOS PUDC B 34 IO L3P TO DQS AD1P 35 IO\_L3N\_T0\_DQS\_AD1N\_35 IO\_L4P\_T0\_35 DGND PL\_B35\_L5\_P IO\_L9P\_T1\_DQS\_AD3P\_35 IO\_L9N\_T1\_DQS\_AD3N\_35 IO\_L10P\_T1\_AD11P\_35 PL Status LED PL\_B35\_L10\_N PL CLK 50MHZ IO\_L14P\_T2\_AD4P\_SRCC\_35 IO\_L14N\_T2\_AD4N\_SRCC\_35 R601\_AAA\_470R/1005 PL\_USER\_LED\_BLUE PL USER LED RED PL B34\_L15\_N IO\_L14N\_12\_AD4N\_SRCC\_33 IO\_L15P\_T2\_DQS\_AD12P\_35 IO\_L15N\_T2\_DQS\_AD12N\_35 IO\_L16P\_T2\_35 PL B35 L15 N R603 DP3.3VS C601 4.7uF/10V/1005 DGND IO\_L21P\_T3\_DQS\_AD14P\_35 IO L21N T3 DQS\_AD14N 35 Pin Description: Refer to UG865 p12 (User I/O Pins) **PL PUDC Config** XC7Z010-1CLG400I XC7Z010-1CLG400I "PUDC\_B" is for Pull-UP During Configuration (bar) if "PUDC\_B" is Low, Internal pull-up resistors are enabled else if "PUDC\_B" is High, Internal pull-up resistors are disabled Pin Description : Refer to UG865 p13 (PUDC B) ZYNQ-7000 SOM Bd.PrjPcb \* Doc 06\_ZYNQ\_PL.SchDoc Sheet # 6 of 9 Date 2024-05-17 This document is copyright of ArkX and shall not be revealed, produced, copied, in whole or in part, nor used for any purpose other than submitted.





